Need more?
Quantity | Price |
---|---|
1+ | $3.640 |
10+ | $3.640 |
25+ | $3.640 |
50+ | $3.640 |
100+ | $3.640 |
250+ | $3.640 |
500+ | $3.640 |
Product Information
Product Overview
MT41K128M16JT-107:K is a DDR3L SDRAM that uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. It operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. Control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble.
- 128 Meg x 16 configuration, tCK = 1.071ns, CL = 13 speed grade
- VDD = VDDQ = 1.35V (1.283 to 1.45V)
- Backward-compatible to VDD = VDDQ = 1.5V ±0.075V
- Differential bidirectional data strobe, 8n-bit prefetch architecture
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- 96-ball FBGA package
- Commercial temperature range from 0 to 95°C
Technical Specifications
DDR3L
2Gbit
128M x 16bit
933MHz
FBGA
1.35V
1.071ns
95°C
MSL 3 - 168 hours
2Gbit
128M x 16bit
933MHz
FBGA
96Pins
Surface Mount
0°C
-
No SVHC (17-Dec-2015)
Technical Docs (2)
Legislation and Environmental
RoHS
RoHS
Product Compliance Certificate