Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT48LC8M16A2P-6A IT:L
Newark Part No.80AH8170
Technical Datasheet
582 In Stock
Need more?
Same day shipping
Order before 9pm EST standard shipping
Quantity | Price |
---|---|
1+ | $6.400 |
10+ | $6.400 |
25+ | $6.400 |
50+ | $6.400 |
100+ | $6.400 |
250+ | $6.400 |
500+ | $6.400 |
Price for:Each
Minimum: 1
Multiple: 1
$6.40
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT48LC8M16A2P-6A IT:L
Newark Part No.80AH8170
Technical Datasheet
DRAM TypeSDR
DRAM Density128Mbit
Memory Density128Mbit
Memory Configuration8M x 16bit
DRAM Memory Configuration8M x 16bit
Clock Frequency Max166MHz
Clock Frequency166MHz
Memory Case StyleTSOP
IC Case / PackageTSOP
No. of Pins54Pins
Supply Voltage Nom3.3V
Access Time6ns
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max85°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Product Overview
MT48LC8M16A2P-6A IT:L is a 128Mb SDRAM and a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x16’s 33,554,432-bit banks are organized as 4096 rows by 512 columns by 16 bits.
- Operating supply voltage range is 3V to 3.6V
- 8Meg x 16 (2 Meg x 16 x 4 banks) configuration, LVTTL-compatible inputs and outputs
- Packaging style is 54-pin TSOP II (400 mil)
- Timing (cycle time) is 6.0ns at CL = 3 (x16 only)
- Industrial temperature range is –40˚C to +85˚C
- Clock frequency is 167MHz, auto refresh is 64ms, 4096-cycle refresh
- Fully synchronous to all signals registered on positive edge of system clock
- Internal, pipelined operation to column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Auto precharge, includes concurrent auto precharge and auto refresh modes
Technical Specifications
DRAM Type
SDR
Memory Density
128Mbit
DRAM Memory Configuration
8M x 16bit
Clock Frequency
166MHz
IC Case / Package
TSOP
Supply Voltage Nom
3.3V
IC Mounting
Surface Mount
Operating Temperature Max
85°C
SVHC
No SVHC (17-Jan-2023)
DRAM Density
128Mbit
Memory Configuration
8M x 16bit
Clock Frequency Max
166MHz
Memory Case Style
TSOP
No. of Pins
54Pins
Access Time
6ns
Operating Temperature Min
-40°C
Product Range
-
Technical Docs (1)
Legislation and Environmental
US ECCN:EAR99
EU ECCN:Unknown
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (17-Jan-2023)
Download Product Compliance Certificate
Product Compliance Certificate