Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT41K256M16TW-107 AUT:P
Newark Part No.80AH8026
Technical Datasheet
308 In Stock
Need more?
Same day shipping
Order before 9pm EST standard shipping
Quantity | Price |
---|---|
1+ | $8.900 |
10+ | $8.900 |
25+ | $8.900 |
50+ | $8.900 |
100+ | $8.900 |
250+ | $8.900 |
500+ | $8.900 |
Price for:Each
Minimum: 1
Multiple: 1
$8.90
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT41K256M16TW-107 AUT:P
Newark Part No.80AH8026
Technical Datasheet
DRAM TypeDDR3L
DRAM Density4Gbit
Memory Density4Gbit
DRAM Memory Configuration256M x 16bit
Memory Configuration256M x 16bit
Clock Frequency933MHz
Clock Frequency Max933MHz
IC Case / PackageTFBGA
Memory Case StyleTFBGA
No. of Pins96Pins
Supply Voltage Nom1.35V
IC MountingSurface Mount
Access Time1.07ns
Operating Temperature Min-40°C
Operating Temperature Max125°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Product Overview
MT41K256M16TW-107 AUT:P is a DDR3 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.
- 256Meg x 16 configuration, data rate is 1866MT/s, automotive certification
- Packaging style is 96-ball FBGA
- Timing (cycle time) is 1.07ns at CL = 13 (DDR3-1866)
- Ultra-high temperature range is –40°C to +125°C, multipurpose register
- Supply voltage range is 1.283V to 1.45V, output driver calibration
- Differential bidirectional data strobe, 8n-bit prefetch architecture
- Differential clock inputs (CK, CK#), 8 internal banks
- Programmable CAS (READ) latency (CL), programmable CAS (WRITE) latency (CWL)
- Selectable BC4 or BL8 on-the-fly (OTF), self refresh mode
- Self refresh temperature (SRT), automatic self refresh (ASR)
Technical Specifications
DRAM Type
DDR3L
Memory Density
4Gbit
Memory Configuration
256M x 16bit
Clock Frequency Max
933MHz
Memory Case Style
TFBGA
Supply Voltage Nom
1.35V
Access Time
1.07ns
Operating Temperature Max
125°C
SVHC
No SVHC (17-Jan-2023)
DRAM Density
4Gbit
DRAM Memory Configuration
256M x 16bit
Clock Frequency
933MHz
IC Case / Package
TFBGA
No. of Pins
96Pins
IC Mounting
Surface Mount
Operating Temperature Min
-40°C
Product Range
-
Technical Docs (1)
Legislation and Environmental
US ECCN:Unknown
EU ECCN:Unknown
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (17-Jan-2023)
Download Product Compliance Certificate
Product Compliance Certificate