Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT47H64M16NF-25E AAT:M
Newark Part No.80AH8131
Technical Datasheet
182 In Stock
Need more?
Same day shipping
Order before 9pm EST standard shipping
Quantity | Price |
---|---|
1+ | $5.860 |
10+ | $5.860 |
25+ | $5.860 |
50+ | $5.860 |
100+ | $5.860 |
250+ | $5.860 |
Price for:Each
Minimum: 1
Multiple: 1
$5.86
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT47H64M16NF-25E AAT:M
Newark Part No.80AH8131
Technical Datasheet
DRAM TypeDDR2
Memory Density1Gbit
DRAM Density1Gbit
DRAM Memory Configuration64M x 16bit
Memory Configuration64M x 16bit
Clock Frequency400MHz
Clock Frequency Max400MHz
Memory Case StyleTFBGA
IC Case / PackageTFBGA
No. of Pins84Pins
Supply Voltage Nom1.8V
Access Time2.5ns
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max105°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Product Overview
MT47H64M16NF-25E AAT:M is a DDR2 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the DDR2 SDRAM consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bitwide, one-half-clock-cycle data transfers at the I/O balls.
- Operating voltage range is 1.8V (VDD CMOS)
- 64Meg x 16 configuration, automotive qualified
- Packaging style is 84-ball FBGA, 8mm x 12.5mm
- Timing (cycle time) is 2.5ns at CL = 5 (DDR2-800)
- Automotive temperature range is –40°C to +105°C, 8D response time
- Data rate is 800MT/s, JEDEC-standard 1.8V I/O (SSTL_18-compatible)
- 4n-bit prefetch architecture, duplicate output strobe (RDQS) option for x8
- Programmable CAS latency (CL), posted CAS additive latency (AL)
- WRITE latency = READ latency - 1 ᵗCK, adjustable data-output drive strength
- 64ms, 8192-cycle refresh, supports JEDEC clock jitter specification
Technical Specifications
DRAM Type
DDR2
DRAM Density
1Gbit
Memory Configuration
64M x 16bit
Clock Frequency Max
400MHz
IC Case / Package
TFBGA
Supply Voltage Nom
1.8V
IC Mounting
Surface Mount
Operating Temperature Max
105°C
SVHC
No SVHC (17-Jan-2023)
Memory Density
1Gbit
DRAM Memory Configuration
64M x 16bit
Clock Frequency
400MHz
Memory Case Style
TFBGA
No. of Pins
84Pins
Access Time
2.5ns
Operating Temperature Min
-40°C
Product Range
-
Technical Docs (2)
Legislation and Environmental
US ECCN:EAR99
EU ECCN:Unknown
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (17-Jan-2023)
Download Product Compliance Certificate
Product Compliance Certificate