Imprimer la page
L'image a des fins d'illustration uniquement. Veuillez lire la description du produit.
1 782 En Stock
Vous en voulez davantage ?
expédition le jour même
Commande avant 21h avec expédition standard
Quantité | Prix |
---|---|
1+ | 10,550 $ |
10+ | 10,550 $ |
25+ | 10,550 $ |
50+ | 10,550 $ |
100+ | 10,550 $ |
250+ | 10,550 $ |
500+ | 10,550 $ |
Prix pour :Each
Minimum: 1
Multiple: 1
10,55 $
Ajouter Référence Interne / Note à la ligne
Ajouté à votre confirmation de commande, à votre facture et à votre note d’expédition pour cette commande uniquement.
Ce numéro sera ajouté à la confirmation de commande, à la facture, au bon d’expédition, au courriel de confirmation Web et à l’étiquette.
Informations produit
FabricantMICRON
Réf. FabricantMT46H128M16LFDD-48 IT:C
Code Commande80AH8081
Fiche technique
DRAM TypeMobile LPDDR
DRAM Density2Gbit
Memory Density2Gbit
DRAM Memory Configuration128M x 16bit
Memory Configuration128M x 16bit
Clock Frequency Max208MHz
Clock Frequency208MHz
IC Case / PackageVFBGA
Memory Case StyleVFBGA
No. of Pins60Pins
Supply Voltage Nom1.8V
Access Time4.8ns
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max85°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Aperçu du produit
MT46H128M16LFDD-48 IT:C 2Gb mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 2,147,483,648 bits. It is internally configured as a quad-bank DRAM. Each of the x16’s 536,870,912-bit banks is organized as 16,384 rows by 2048 columns by 16 bits. Each of the x32’s 536,870,912-bit banks is organized as 16,384 rows by 1024 columns by 32 bits.
- VDD/VDDQ = 1.70 - 1.95V, bidirectional data strobe per byte of data (DQS)
- Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle
- Differential clock inputs (CK and CK#), commands entered on each positive CK edge
- DQS edge-aligned with data for READs; centeraligned with data for WRITEs
- 4 internal banks for concurrent operation, data masks (DM) for masking write data; one mask per byte
- Concurrent auto precharge option is supported, auto refresh and self refresh modes
- 1.8V LVCMOS-compatible inputs, temperature-compensated self refresh (TCSR)²
- Partial-array self refresh, deep power-down, status read register (SRR), clock stop capability
- 64ms refresh; 32ms for the automotive temperature range, selectable output drive strength (DS)
- 60-ball VFBGA package, industrial operating temperature range from -40°C to +85°C
Spécifications techniques
DRAM Type
Mobile LPDDR
Memory Density
2Gbit
Memory Configuration
128M x 16bit
Clock Frequency
208MHz
Memory Case Style
VFBGA
Supply Voltage Nom
1.8V
IC Mounting
Surface Mount
Operating Temperature Max
85°C
SVHC
No SVHC (17-Jan-2023)
DRAM Density
2Gbit
DRAM Memory Configuration
128M x 16bit
Clock Frequency Max
208MHz
IC Case / Package
VFBGA
No. of Pins
60Pins
Access Time
4.8ns
Operating Temperature Min
-40°C
Product Range
-
Documents techniques (2)
Législation et Questions environnementales
US ECCN:Unknown
EU ECCN:Unknown
Conforme RoHS :Oui
RoHS
Conforme à la norme RoHS Phthalates:Oui
RoHS
SVHC :No SVHC (17-Jan-2023)
Télécharger le certificat de conformité du produit
Certificat de conformité du produit