Vous en voulez davantage ?
Quantité | Prix |
---|---|
1+ | 5,280 $ |
10+ | 4,930 $ |
25+ | 4,780 $ |
50+ | 4,670 $ |
100+ | 4,570 $ |
250+ | 4,410 $ |
500+ | 4,310 $ |
Informations produit
Aperçu du produit
MT47H64M8SH-25E:H is a DDR2 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single READ or WRITE operation for the DDR2 SDRAM effectively consists of a single 4n-bitwide, two-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs.
- 64M8 configuration, tCK = 2.5ns, CL = 5 cycle time
- VDD = 1.8V ±0.1V, VDDQ = 1.8V ±0.1V
- JEDEC-standard 1.8V I/O (SSTL_18-compatible), differential data strobe (DQS, DQS#) option
- 4n-bit prefetch architecture, duplicate output strobe (RDQS) option for x8
- DLL to align DQ and DQS transitions with CK, 4 internal banks for concurrent operation
- Programmable CAS latency (CL), posted CAS additive latency (AL)
- Adjustable data-output drive strength, on-die termination (ODT)
- Package style is 60-ball FBGA
Spécifications techniques
DDR2
512Mbit
64M x 8bit
400MHz
TFBGA
1.8V
Surface Mount
85°C
No SVHC (17-Jan-2023)
512Mbit
64M x 8bit
400MHz
TFBGA
60Pins
2.5ns
0°C
-
Documents techniques (1)
Législation et Questions environnementales
RoHS
RoHS
Certificat de conformité du produit