Vous en voulez davantage ?
Quantité | Prix |
---|---|
1+ | 0,237 $ |
10+ | 0,157 $ |
25+ | 0,142 $ |
50+ | 0,130 $ |
100+ | 0,120 $ |
250+ | 0,110 $ |
500+ | 0,102 $ |
1000+ | 0,096 $ |
Informations produit
Aperçu du produit
74LVC2G04GV,125 is a dual inverter. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as translator in mixed 3.3V and 5V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. It features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V). It complies with JEDEC standard (JESD8-7 (1.65V to 1.95V), JESD8-5 (2.3V to 2.7V), JESD8C (2.7V to 3.6V), JESD36 (4.6V to 5.5V).
- Wide supply voltage range from 1.65V to 5.5V
- Overvoltage tolerant inputs to 5.5V, high noise immunity
- CMOS low power dissipation, direct interface with TTL levels
- IOFF circuitry provides partial power-down mode operation
- Input leakage current is ±0.1μA typical at (VI=5.5V or GND;VCC = 0V to 5.5V, -40°C to +85°C)
- Supply current is 0.1μA typical at (VI=5.5V or GND; IO = 0A;VCC = 1.65V to 5.5V, -40°C to +85°C)
- Input capacitance is 2.5pF typical at (-40°C to +85°C)
- Propagation delay is 3.5ns typical at (VCC = 1.65V to 1.95V, -40°C to +85°C)
- Operating temperature range from -40°C to +125°C
- TSOP6 package
Spécifications techniques
Inverter
1Inputs
TSOP
74LVC2G04
1.65V
Without Schmitt Trigger Input
-40°C
-
No SVHC (21-Jan-2025)
Dual
6Pins
TSOP
74LVC
5.5V
-
125°C
MSL 1 - Unlimited
Documents techniques (2)
Législation et Questions environnementales
RoHS
RoHS
Certificat de conformité du produit