Vous en voulez davantage ?
Quantité | Prix |
---|---|
1+ | 7,470 $ |
10+ | 7,010 $ |
25+ | 6,700 $ |
50+ | 6,430 $ |
100+ | 6,340 $ |
250+ | 6,150 $ |
500+ | 5,990 $ |
1000+ | 5,900 $ |
Informations produit
Aperçu du produit
S25FS256TDACHC113 is a S25FS256T 256Mb SEMPER™ nano flash memory. This device is CMOS, MIRRORBIT™ NOR flash device that supports traditional SPI single-bit serial input and output, as well as four-bit wide quad output protocols. Read transactions use a linear burst reading the whole memory array. The erased state of each memory bit is logic 1. Programming changes logic 1 (HIGH) to logic 0 (LOW). Only an erase operation can change a memory bit from a 0 to a 1. An erase operation must be performed on a complete sector (64KBs or 128KBs).
- Configurable sector architecture options for 128KB (2bpc) and 64KB (1bpc) sectors
- Interface, SPI, supports 1S-1S-1S protocols, 80MHz SDR speed
- Hardware reset through CS# signaling method (JEDEC) or individual RESET# pin
- Ready busy (RD/BY# = LOW) indicates that an internal event is ongoing
- Device identification, manufacturer identification, and unique identification
- Data retention, 1bpc sector end of life minimum 0.28 year retention
- Supply voltage range from 1.7V to 2.0V
- Page programming buffer of 256 or 512 bytes, OTP secure silicon array of 1024 bytes (32 x 32 bytes)
- WLCSP package
- Commercial temperature range from 0°C to +70°C
Spécifications techniques
Serial NOR
256Mbit
32M x 8bit
SPI
WLCSP
-
-
2V
Surface Mount
70°C
Lead (21-Jan-2025)
256Mbit
32M x 8bit
SPI
WLCSP
33Pins
-
1.7V
1.8V
0°C
1.8V Serial NOR Flash Memories
Documents techniques (1)
Législation et Questions environnementales
RoHS
RoHS
Certificat de conformité du produit